# RISC-V SoC and Firmware Development

Lab: 01

## **Table Of Content**

- Introduction Of FPGA
- Installation Of Lushay Lab
- Create a Example of counter.

# **Introduction to FPGA**

#### Step 01: OSS-CAD-Suite

- OSS-CAD-Suite is a project managed by the yosys
- enabling users to visually set up and execute the operating system toolchain.

**OSS-CAD-Suite Installation Link:** 

https://github.com/YosysHQ/oss-cad-suite-build/releases/download/2 023-04-06/oss-cad-suite-linux-x64-20230406.tgz

- You can use the above link for OSS-CAD-Suite installation.
- OSS-CAD-Suite Installation Link:
- https://github.com/YosysHQ/oss-cad-suite-build/releases/download/2 023-04-06/oss-cad-suite-linux-x64-20230406.tgz

#### Step 02: Lushay Lab Extension Installation In VS Code

 Second step is to open up the VSCode and go to the Extensions tab and install the Lushay code.



Choose the recently extracted OSS-CAD-Suite folder specifically, the folder named "oss-cad-suite" containing the "bin" subfolder.





Step 01: Write Verilog Code

Make the folder i.e Counter and create verilog file i.e counter.v. and copy the below just for the reference.

```
always @ (posedge clk) begin
     clockCounter <= clockCounter + 1;</pre>
         clockCounter <= 0;</pre>
         ledCounter <= ledCounter + 1;</pre>
```

Step 02: Write Verilog Testbrnch

Create the Test bench for counter code

Step 03: Install Icarus Verilog

- Install Icarus verilog from.
  - <a href="https://bleyer.org/icarus/">https://bleyer.org/icarus/</a> (Latest Stable release).

Step 04: Setup Environment Variable.

After Installing Icarus Verilog.
 In Local Disk (C:), bin. Copy the path of bin folder.



• Open the Edit the system environment variable in control panel.



Step 04: Setup Environment Variable.



Step 04: Setup Environment Variable.

Double click on Path variable



Step 04: Setup Environment Variable.

Double click on Path variable

Now Open Power shell n type

Iverilog -o output\_file input file









Step 02: Create .cst file

When .cst is created on VS Code. this type of interface will be open for constraints. Now click on "Add From Template".



Next you have to select clk, and led and then click "add constraint".



Step 03: Synthesis And PNR

Now click on the bottom right hand side called "fpga toolchain"



Now click on "build only" which starts synthesis and pnr



#### Step 04: Program FPGA

Now After completing the "build only" step successfully bitstream have generated with .fs extension file now it's time to program onto the FPAG. Now again click on the bottom right side "FPGA toolchain" button and hit the "program only" option just below the "build only" option.

If it show's the error message of the "FTDI port not found" then run this command on terminal.

```
curl -sSL
https://raw.githubusercontent.com/lushaylabs/openfpgaloader-ubuntufix/main/setup.sh | sh
```

#### Step 04: Program FPGA For Windows

- Download zadig from https://zadig.akeo.ie/
- After Installing zadig. Open Options from menu bar and click List All Devices.
   Connect FPGA from PC,
- Now Select JTAG Debugger (Interface 0).



# Exercise.

Now Add button on the counter logic and make the counter which depend on the button.

# TESTIMONIAL

#### Author:

Abdul Muheet Ghani, Research Associate at MERL-UITU.

#### **Under The Supervision Of:**

<u>Dr.Ali Ahmed</u> (Team Lead MERL).

<u>Sponsored By:</u> Edmund from <u>Symbiotic EDA</u>. for sponsoring FPGA.

<u>Thanks:</u> <u>Lushay Lab</u> (They've provided crucial resources and guidance throughout the project)